

#### **Generic Timer Module (GTM)**

Furthermore in MTM mode it is guaranteed that it is not possible to read a data twice by a read channel. This is blocked.

The channel mode can be configured inside the **BRC\_SRC\_[x]\_ADDR** register.

To avoid invalid configurations of the registers **BRC\_SRC\_[x]\_DEST**, the BRC also implements a plausibility check for these configurations. If the software assigns an already used output channel to a second input channel, BRC performs an auto correction of the lastly configured register **BRC\_SRC\_[x]\_DEST** and it triggers the interrupt *BRC\_DEST\_ERR*.

Consider the following example for clarification of the auto correction mechanism. Assume that the following configuration of the 22 lower significant bits for the registers **BRC\_SRC\_[x]\_DEST**:

BRC\_SRC\_0\_DEST: 00 0000 0000 1000 1000 0000 (binary)
BRC\_SRC\_1\_DEST: 00 0000 0000 0100 0000 0100 (binary)
BRC\_SRC\_2\_DEST: 00 0000 0000 0001 0100 0010 (binary)
BRC\_SRC\_3\_DEST: 00 0000 0000 0010 0001 1001 (binary)

If the software overwrites the value for register BRC\_SRC\_2\_DEST with

BRC\_SRC\_2\_DEST: 00 0000 0000 1001 0010 0010 (binary)

(changed bits are underlined), then the BRC releases a *BRC\_DEST\_ERR* interrupt since bit 11 is already assigned in register **BRC\_SRC\_0\_DEST**. The auto correction forces bit 11 to be cleared. The modifications of the bits 5 and 6 are accepted, since there is no violation with previous configurations. So the result of the write access mentioned above results in the following modified register configuration:

BRC\_SRC\_2\_DEST: 00 0000 0000 0001 0010 0010 (binary)

For debug purposes, the interrupt *BRC\_DEST\_ERR* can also be released by writing to register **BRC\_IRQ\_FORCINT**. Nevertheless, the interrupt has to be enabled to be visible outside of the GTM.

## 28.6.3 BRC Interrupt Signals

Table 15 BRC Interrupt Signals

| Signal           | Description                                     |
|------------------|-------------------------------------------------|
| BRC_DEST_ERR_IRQ | Indicating configuration errors for BRC module  |
| BRC_DID_IRQ[x]   | Data inconsistency occurred in MTM mode (x:011) |

### 28.6.4 BRC Configuration Register Overview

Table 16 BRC Configuration Register Overview

| Register Name    | Description                                  | see<br>Page |
|------------------|----------------------------------------------|-------------|
|                  |                                              |             |
| BRC_SRC_[z]_ADDR | BRC read address for input channel z         | 74          |
| BRC_SRC_[z]_DEST | BRC destination channels for input channel z | 75          |
| BRC_IRQ_NOTIFY   | BRC interrupt notification register          | 76          |
| BRC_IRQ_EN       | BRC interrupt enable register                | 77          |
| BRC_EIRQ_EN      | BRC error interrupt enable register          | 79          |
| BRC_IRQ_FORCINT  | BRC force interrupt register                 | 78          |

# **AURIX™ TC3xx**



### **Generic Timer Module (GTM)**

## **Table 16 BRC Configuration Register Overview** (cont'd)

| Register Name | Description                               | see  |
|---------------|-------------------------------------------|------|
| -             |                                           | Page |
| BRC_RST       | BRC software reset register               | 80   |
| BRC_IRQ_MODE  | BRC interrupt mode configuration register | 78   |